## PROBLEM SET #1

Issued: Tuesday, Sep. 2, 2014

Due: Wednesday, Sep. 10, 2014, 8:00 a.m. in the EE 143 homework box near 140 Cory

## I. Device Cross-Sections/Symbols

1. Consider the merged MEMS-transistor integrated circuit cross-section shown below. Identify the transistors (i.e., two MOS and one bipolar transistor) and draw the corresponding symbols for each of the transistors on top of the figure in the appropriate positions, i.e., with the "arrow part" of the symbol over the right region, etc.



## **II.** MOSFET Characteristics

2. Consider the following circuit. Assume that transistor  $M_I$  is operated in the saturation region and that its bias voltages,  $V_I$  and  $V_2$ , process parameter K (= $\mu$   $C_{OX}$ ), and threshold voltage  $V_{th}$  can be changed independently. Assume there are no non-ideal effects except channel length modulation. Indicate in the table how an *increment* in each of these parameters changes the gate current  $I_I$ , and the drain current  $I_2$ . Use symbols:  $\uparrow$  for increase,  $\downarrow$  for decrease,  $\rightarrow$  for no change.



|                         | <i>I</i> <sub>1</sub> | l <sub>2</sub> |
|-------------------------|-----------------------|----------------|
| <b>V</b> <sub>1</sub> ↑ |                       |                |
| <b>V</b> <sub>2</sub> ↑ |                       |                |
| K↑                      |                       |                |
| $V_{th}$ $\uparrow$     |                       |                |

3. Consider the cross-section of an NMOS device shown below. Assume the channel length  $L=0.5~\mu m$ , the channel width  $W=50~\mu m$ , the gate oxide thickness  $T_{OX}=9~nm$ , the Fermi level  $\Phi_F=0.4~V$ , the zero-bias threshold voltage  $V_{th0}=0.7~V$ , the substrate doping concentration =  $9\times10^{14}~cm^{-3}$ , and the relative permittivity of Si = 11.8 and of SiO<sub>2</sub> = 3.9, respectively.



- a. Calculate the threshold voltage when  $V_X = 0.5 \text{ V}$ ,  $V_{DD} = 5 \text{ V}$ , and  $V_G = 2 \text{ V}$ .
- b. (Continuing from a.) Calculate the drain current  $I_D$ .
- c. Repeat b. with  $V_X = 0$  V.
- d. Now, suppose  $V_X$  can be varied while other voltage biases are fixed. Calculate the value of  $V_X$  that causes the device to cut off.

## III. Fabrication Yield/Cost

- 4. The cost of processing a wafer in a particular process is \$1,000. Assume that 85% of the fabricated dice are good. For this problem, use the figure below (i.e., Fig. 1.1(c) in the textbook) to determine the number of dice.
  - a. Determine the cost per good die for a 150 mm wafer.
  - b. Repeat for a 200 mm wafer.

